## GANDHI SCHOOL OF ENGINEERING ## BHABANDHA, BERHAMPUR BRANCH:- ELECTRONICS & TELECOMMUNICATION ENGINEERING SEMESTER:- 5<sup>TH</sup> SUBJECT:- VLSI & EMBEDDED SYSTEM Name of the Faculty- ER PRETEESHA MAHAPATRA | | Topic to be taken | | | | | Actual topic taken | | | | |-----------|------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------|---------------------------------------------------------------------------------------------------------------|-------------------------------|---------|--| | Sl.<br>No | Topic/Module | No. of period | Details of the topics | Date | Topic No. | Topic Name | Date | Remarks | | | 1 | Introduction to VLSI<br>& MOS Transistor | 12 | 1.1 Historical perspective- Introduction<br>1.2 Classification of CMOS digital circuit<br>types | 09/08/2023<br>TO<br>28/08/2023 | 1.1 | Historical perspective-<br>Introduction | 09/08/2023 | | | | | | | <ul><li>1.3 Introduction to MOS Transistor&amp;</li><li>Basic operation of MOSFET.</li><li>1.4 Structure and operation of MOSFET</li></ul> | | 1.2 | Classification of CMOS digital circuit types | 10/08/2023 | | | | | | | (n-MOS enhancement type) & COMS<br>1.5 MOSFET V-I characteristics,<br>1.6 Working of MOSFET capacitances. | | 1.3 | Introduction to MOS Transistor&<br>Basic operation of MOSFET. | 11/08/2023 | | | | | | | 1.7 Modelling of MOS Transistors including Basic concept the SPICE level-1 models, the level-2 and level-3 model. | | 1.4 | Structure and operation of MOSFET (n-MOS enhancement type) & COMS | 14/08/2023<br>&<br>16/08/2023 | | | | | | | 1.8 Flow Circuit design procedures 1.9 VLSI Design Flow & Y chart | | 1.5 | MOSFET V-I characteristics | 17/08/2023 | | | | | | | 1.10 Design Hierarchy 1.11 VLSI design styles-FPGA, Gate | | 1.6 | Working of MOSFET capacitances. | 18/08/2023 | | | | | | | Array Design, Standard cells based, Full custom | | 1.7 | Modelling of MOS Transistors including Basic concept the SPICE level-1 models, the level-2 and level-3 model. | 21/08/2023<br>&<br>23/08/2023 | | | | | | | | | 1.8 | Flow Circuit design procedures | 24/08/2023 | | | | | | | | | 1.9 | VLSI Design Flow & Y chart | 25/08/2023 | |---|--------------------------|----|--------------------------------------------------------------------------|------------|------|-------------------------------------------------------|-----------------| | | | | | | | | | | | | | | | 1.10 | Design Hierarchy | | | | | | | | 1.11 | VLSI design styles-FPGA, Gate | 28/08/2023 | | | | | | | | Array Design, Standard cells | | | | | | | | | based, Full custom | | | 2 | Fabrication of<br>MOSFET | 10 | | 31/08/2023 | 2.1 | Simplified process sequence for | 31/08/2023 | | | WOSPET | | fabrication | TO | | fabrication | | | | | | 2.2 Basic steps in Fabrication processes Flow | 18/09/2023 | 2.2 | Basic steps in Fabrication | 01/09/2023 | | | | | 2.3 Fabrication process of nMOS | | 2.2 | processes Flow | 01/09/2023 | | | | | Transistor | | | processes from | | | | | | 2.4 CMOS n-well Fabrication Process | | 2.3 | Fabrication process of nMOS | 04/09/2023 | | | | | Flow | | | Transistor | & | | | | | 2.5 MOS Fabrication process by n-well | | | | 07/09/2023 | | | | | on p-substrate | | 2.4 | SNAOS a suell Faleriantian Branca | | | | | | 2.6 CMOS Fabrication process by P- | | 2.4 | CMOS n-well Fabrication Process Flow | 08/09/2023 | | | | | well on n-substrate | | | FIOW | &<br>11/00/2022 | | | | | 2.7 Layout Design rules | | | | 11/09/2023 | | | | | 2.8 Stick Diagrams of CMOS inverter | | 2.5 | MOS Fabrication process by n-well | 13/09/2023 | | | | | | | | on p-substrate | | | | | | | | | | | | | | | | | 2.6 | | 1.4/00/2022 | | | | | | | 2.6 | CMOS Fabrication process by P-<br>well on n-substrate | 14/09/2023 | | | | | | | | well on n-substrate | | | | | | | | 2.7 | Layout Design rules | 15/09/2023 | | | | | | | | , | | | | | | | | 2.8 | Stick Diagrams of CMOS inverter | 18/09/2023 | | 3 | MOS Inverter | 09 | | 21/09/2023 | 3.1 | Basic nMOS inverters | 21/09/2023 | | | | | 6 | TO | | | 22 (22 (22 22 | | | | | 5.5 inverter with in Type Webi E1 Educ | 09/10/2023 | 3.2 | Working of Resistive-load Inverter | 22/09/2023 | | | | | - Enhancement Load, Depletion n-MOS | | 2 2 | Inverter with n-Type MOSFET Load | 25/00/2023 | | | | | inverter | | 3.3 | – Enhancement Load, Depletion n- | & & | | | | | 3.4 CMOS inverter—circuit operation and characteristics and interconnect | | | MOS inverter | 27/09/2023 | | | | | effects: Delay time definitions | | | | & | | | | | | | | | 28/09/2023 | | | C | 3.5 CMOS Inventor design with delay constraints – Two sample mask lay out for p-type substrate. | | 3.4 | CMOS inverter – circuit operation and characteristics and interconnect effects: Delay time definitions CMOS Inventor design with delay constraints – Two sample mask lay out for p-type substrate. | 04/10/2023<br>&<br>05/10/2023<br>06/10/2023<br>&<br>09/10/2023 | |---------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | Static Combinational, Sequential, Dynamics logic circuits& Memories | ;<br>() | 4.1 Define Static Combinational logic working of Static CMOS logic circuits (Two-input NAND Gate) 4.2 CMOS logic circuits (NAND2 Gate) 4.3 CMOS Transmission Gates(Pass gate) 4.4 Complex Logic Circuits - Basics 4.5 Classification of Logic circuits based on their temporal behaviour 4.6 SR Flip latch Circuit, 4.7 Clocked SR latch only. | TO<br>16/11/2023 | 4.1<br>4.2<br>4.3<br>4.4 | Define Static Combinational logic ,working of Static CMOS logic circuits (Two-input NAND Gate) CMOS logic circuits ( NAND2 Gate) CMOS Transmission Gates(Pass gate) Complex Logic Circuits - Basics | 11/10/2023<br>&<br>12/10/2023 | | | , | 4.8 CMOS D latch. 4.9 Basic principles of Dynamic Pass Transistor Circuits 4.10 Dynamic RAM, SRAM, 4.11 Flash memory | | 4.5 | Classification of Logic circuits<br>based on their temporal<br>behaviour | 19/10/2023<br>&<br>01/11/2023<br>02/11/2023 | | | | | | 4.6 | SR Flip latch Circuit | 03/11/2023 | | | | | | 4.7 | Clocked SR latch only. | 06/11/2023 | | | | | | 4.8 | CMOS D latch | 08/11/2023 | | | | | | 4.9 | Transistor Circuits | 09/11/2023<br>&<br>10/11/2023 | | | | | | 4.10 | Dynamic RAM, SRAM | 15/11/2023 | | | | | | | 4.11 | Flash memory | 16/11/2023 | |---|-------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 5 | System Design<br>method & Synthesis | 04 | 5.1 Design Language (SPL & HDL)&<br>HDL & EDA tools & VHDL and packages<br>Xlinx<br>5.2 Design strategies & concept of | 17/11/2023<br>&<br>23/11/2023 | 5.1 | Design Language (SPL & HDL)&<br>HDL & EDA tools & VHDL and<br>packages Xlinx | 17/11/2023 | | | | | FPGA with standard cell based design<br>5.3 VHDL for design synthesis using<br>CPLD or FPGA | | 5.2 | Design strategies & concept of FPGA with standard cell based design | 20/11/2023 | | | | | 5.4 Raspberry Pi - Basic idea | | 5.3 | VHDL for design synthesis using CPLD or FPGA | 22/11/2023 | | | | | | | 5.4 | Raspberry Pi - Basic idea | 23/11/2023 | | 6 | Introduction to<br>Embedded Systems | 10 | <ul> <li>6.1 Embedded Systems Overview, list of embedded systems, characteristics, example – A Digital Camera</li> <li>6.2 Embedded Systems TechnologiesTechnology – Definition</li> </ul> | 24/11/2023<br>TO<br>08/12/2023 | 6.1 | Embedded Systems Overview, list of embedded systems, characteristics ,example – A Digital Camera | 24/11/2023 | | | | | -Technology for Embedded Systems -Processor Technology -IC Technology 6.3 Design Technology-Processor Technology, General Purpose Processors – Software, | | 6.2 | Embedded Systems Technologies<br>Technology – Definition<br>-Technology for Embedded<br>Systems<br>-Processor Technology<br>-IC Technology | - 29/11/2023 | | | | P1<br>6.<br>P1<br>Si<br>6. | Basic Architecture of Single Purpose Processors – Hardware 6.4 Application – Specific Processors, Microcontrollers, Digital Signal Processors (DSP) 6.5 IC Technology- Full Custom / | | 6.3 | Design Technology-Processor<br>Technology, General Purpose<br>Processors – Software,<br>Basic Architecture of Single<br>Purpose Processors – Hardware | 30/11/2023<br>&<br>01/12/2023 | | | | | VLSI,Semi-Custom ASIC (Gate Array & Standard Cell), PLD (Programmable Logic Device) 6.6 Basic idea of Arduino micro | | 6.4 | Application – Specific Processors,<br>Microcontrollers, Digital Signal<br>Processors(DSP) | 04/12/2023<br>&<br>06/12/2023 | | | | | controller | | 6.5 | IC Technology- Full Custom / VLSI,<br>Semi-Custom ASIC (Gate Array &<br>Standard Cell), PLD<br>(Programmable Logic Device) | 07/12/2023 | | | | 6.6 | Basic idea of Arduino micro controller | 08/12/2023 | | |--|--|-----|----------------------------------------|------------|--| | | | | correr oner | | | НН HOD